Lọc theo danh mục
liên kết website
Lượt truy cập
- Công bố khoa học và công nghệ Việt Nam
10201 - Khoa học máy tính
Thực thi và đánh giá mạng trên chip sử dụng công cụ Synopsys
Tạp chí Khoa học Giáo dục Kỹ thuật - Trường Đại học Sư phạm Kỹ thuật TP. Hồ Chí Minh
2022
65
20-28
1859-1272
TTKHCNQG, CVv 389
- [1] Sridhar Gangadharan (2013), Constraining Designs for Synthesis and Timing Analysis,Springer
- [2] Eli Lyons (2009), Full-custom design project for digital VLSI and IC design courses using synopsys generic 90nm CMOS library,IEEE International Conference on Microelectronic Systems Education, USA
- [3] Himanshu Bhatnagar (2002), Advanced Asic Chip Synthesis Using Synopsys Design Compiler Physical Compiler and PrimeTime,Kluweracademic Publishers
- [4] Altera (2010), Introduction to the Quartus® II Software,
- [5] Maurizio Palesi (2013), Routing Algorithms in Networks-on-chip,Springer
- [6] Seyyed Amir Asghari (2009), Designing and implementation of a network on chip router based on handshaking communication mechanism,14th International CSI Computer Conference, Iran
- [7] Phạm Đăng Lâm, Phạm Văn Khoa (2014), Impact of structural design parameters on on-chip network latency,Journal of Science and Technology
- [8] Luca Benini (2005), Network-on-chip architectures and design methods,IEE Proceedings - Computers and Digital Techniques
- [9] Saad Mubeen (2010), Designing Efficient Source Routing for Mesh Topology Network on Chip Platforms,13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools, France
- [10] S Swapna (2012), Design and analysis of five port router for network on chip,Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics, India
- [11] Manel Langar (2015), Design and implementation of an enhanced on chip mesh router,IEEE 12th International Multi-Conference on Systems, Signals & Devices, Tunisia
- [12] E. Salminen (2002), Overview of bus-based system-on-chip interconnections,IEEE International Symposium on Circuits and Systems. Proceedings, USA
- [13] Ahmed Ben Achballah (2013), A Survey of Network-On-Chip Tools,International Journal of Advanced Computer Science and Applications
- [14] Manoj Singh Gaur (2015), Network-on-chip: Current issues and challenges,19th International Symposium on VLSI Design and Test, India
- [15] Maurizio Palesi (2011), Network-on-chip architectures and design methodologies,Microprocessors and Microsystems
